FPGA Implementation of HIHO and SIHO Decoders for DSC Codes

TitreFPGA Implementation of HIHO and SIHO Decoders for DSC Codes
Publication TypeConference Paper
Year of Publication2014
AuthorsBoudaoud, A, Abdelmounim, E, Barazzouk, A, Zbitou, J, Belkasmi, M
Conference Name2014 INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS)
ISBN Number978-1-4799-3824-7
Abstract

This paper presents the study of two decoder architectures and their VHDL design and implementation on a FPGA circuit. Both decoders are designed for Difference Set Cyclic (DSC) codes. The first one is the Hard In - Hard Out decoder (HIHO), and the second one is the Massey's threshold Soft In - Hard Out (SIHO) decoder. The two architectures are analyzed and discussed for serial and parallel processing implementations. The results show that the complexity, measured by the number of Logical Elements (LE) which is directly proportional to the silicon area occupied by the decoder, varies linearly for serial processing and hyperbolically for parallel processing. Increased complexity related to parallel processing can be accepted in turbo decoders. The resulting latency (L) is equal to the code length (n) multiplied by the clock period (H): (L=n{*}H).

Revues: 

Partenaires

Localisation

Suivez-nous sur

         

    

Contactez-nous

ENSIAS

Avenue Mohammed Ben Abdallah Regragui, Madinat Al Irfane, BP 713, Agdal Rabat, Maroc

  Télécopie : (+212) 5 37 68 60 78

  Secrétariat de direction : 06 61 48 10 97

        Secrétariat général : 06 61 34 09 27

        Service des affaires financières : 06 61 44 76 79

        Service des affaires estudiantines : 06 62 77 10 17 / n.mhirich@um5s.net.ma

        Résidences : 06 61 82 89 77

Contacts

    

Education - This is a contributing Drupal Theme
Design by WeebPal.